首页> 外文会议>IEEE International SOC Conference >A CMOS low-power low-offset and high-speed fully dynamic latched comparator
【24h】

A CMOS low-power low-offset and high-speed fully dynamic latched comparator

机译:CMOS低功耗,低失调和高速全动态锁存比较器

获取原文

摘要

This paper presents a novel dynamic latched comparator that demonstrates lower offset voltage and higher load drivability than the conventional dynamic latched comparators. With two additional inverters inserted between the input- and output-stage of the conventional double-tail dynamic comparator, the gain preceding the regenerative latch stage is improved. The complementary version of the regenerative latch stage, which provides larger output drive current than the conventional one at a limited area, is implemented. The proposed circuit is designed using 90nm CMOS technology and 1V power supply voltage, and it demonstrates up to 19% less offset voltage and 62% less sensitivity of the delay to the input voltage difference (17ps/decade) than the conventional double-tail latched comparator at approximately the same area and power consumption.
机译:本文介绍了一种新型的动态锁存比较器,与传统的动态锁存比较器相比,它具有更低的失调电压和更高的负载驱动能力。通过在传统的双尾动态比较器的输入级和输出级之间插入两个附加的反相器,可改善再生锁存级之前的增益。实现了再生锁存器级的互补版本,该互补型锁存器在有限的区域内提供了比传统驱动器更大的输出驱动电流。该拟议电路采用90nm CMOS技术和1V电源电压进行设计,与传统的双尾锁存器相比,其对输入电压差(17ps / decade)的延迟电压降低了19%,延迟灵敏度降低了62%。比较器在大约相同的面积和功耗下工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号