首页> 外文会议>2010 Asia Pacific Conference on Circuit and Systems >Over complementary MOS logic for don't care conditions
【24h】

Over complementary MOS logic for don't care conditions

机译:通过互补MOS逻辑实现无关条件

获取原文

摘要

The propagation delay in CMOS gates strongly depends on the number of series PMOS and NMOS transistors in the pull-up and pull-down networks, respectively. Don't care conditions are widely used for logic simplification. The PMOS block is built by the on-set (logic-1) and partial don't-care terms; and then the NMOS block is constructed by the off-set (logic-0) and the remnant don't-care terms. We don't care what the output is to be the unused combination of the input variables because they are guaranteed never to happen. By the don't-care conditions, this paper proposes an over-complementary MOS logic for circuit simplification. The key point of the over-complementary is that some don't-care terms are selected by the PMOS and NMOS block simultaneously. Thus the circuit implementation can be further simplified. The proposed over-complementary MOS logic reduces the number of stacked PMOS and NMOS transistor, layout area cost, and junction capacitance. It also decreases power dissipation in normal condition. And the circuit is still working properly.
机译:CMOS栅极中的传播延迟在很大程度上取决于上拉和下拉网络中串联PMOS和NMOS晶体管的数量。无关条件广泛用于简化逻辑。 PMOS模块是通过置位(逻辑-1)和部分无关项构建的。然后由偏移量(逻辑0)和剩余的无关位构成NMOS块。我们不在乎输出将是输入变量的未使用组合,因为可以保证它们永远不会发生。在不考虑条件的情况下,本文提出了一种用于电路简化的超互补MOS逻辑。过度互补的关键在于,PMOS和NMOS块同时选择了一些无关紧要的术语。因此,可以进一步简化电路实现。拟议的过度互补MOS逻辑减少了堆叠的PMOS和NMOS晶体管的数量,布局面积成本和结电容。在正常情况下,它还可以降低功耗。而且电路仍然正常工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号