首页> 外文会议>2010 53rd IEEE International Midwest Symposium on Circuits and Systems >Design of a 1-V 90-nm CMOS folded cascode LNA for multi-standard applications
【24h】

Design of a 1-V 90-nm CMOS folded cascode LNA for multi-standard applications

机译:用于多标准应用的1V 90nm CMOS折叠共源共栅LNA设计

获取原文

摘要

This paper analyses the use of folded cascode Low Noise Amplifiers (LNAs) for the implementation of multi-standard wireless transceivers. The proposed LNA consists of a two-stage topology made up of a folded cascode and simple-stage amplifiers that use NMOS-varactor based tuning networks to make the operating frequency continuously programmable. The circuit has been designed and implemented in a 90-nm CMOS technology in order to cope with the requirements of GSM, WCDMA, Bluetooth and WLAN (IEEE 802.11b/g) standards. Practical design issues are analysed, considering the effect of circuit parasitics associated to both the chip package and integrated inductors, capacitors and varactors; as well as technology parameter deviations. The circuit design is optimized using genetic algorithms to achieve the required specifications with adaptive power consumption. Layout-extracted simulation results demonstrate a correct operation of the proposed circuit, showing a continuous tuning of Noise Figure (NF) and S-parameters within the 1.85–2.48GHz band, featuring NF<3.8dB, S21 >12dB and IIP3> −12dBm, with an adaptive power dissipation between 13.3mW and 23.1mW from a 1-V supply voltage.
机译:本文分析了折叠式共源共栅低噪声放大器(LNA)在实现多标准无线收发器中的使用。拟议的LNA由两级拓扑组成,该拓扑由折叠的共源共栅和简单级放大器组成,这些放大器使用基于NMOS变容二极管的调谐网络来使工作频率连续可编程。为了满足GSM,WCDMA,蓝牙和WLAN(IEEE 802.11b / g)标准的要求,该电路已采用90纳米CMOS技术进行设计和实现。考虑到与芯片封装以及集成电感器,电容器和变容二极管相关的电路寄生效应,分析了实际设计问题。以及技术参数偏差。使用遗传算法对电路设计进行了优化,以实现具有自适应功耗的所需规格。布局提取的仿真结果证明了所建议电路的正确操作,显示了在1.85–2.48GHz频带内连续调整噪声指数(NF)和S参数,具有NF <3.8dB,S 21 > 12dB且IIP3> -12dBm,从1V电源电压获得的自适应功耗在13.3mW和23.1mW之间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号