首页> 外文会议>IEEE International Memory Workshop >Memory Architecture of 3D Vertical Gate (3DVG) NAND Flash Using Plural Island-Gate SSL Decoding Method and Study of it's Program Inhibit Characteristics
【24h】

Memory Architecture of 3D Vertical Gate (3DVG) NAND Flash Using Plural Island-Gate SSL Decoding Method and Study of it's Program Inhibit Characteristics

机译:3D垂直门(3DVG)NAND Flash的内存架构使用多个岛门SSL解码方法和研究IT程序抑制特征

获取原文

摘要

The memory architecture of 3D vertical gate (3DVG) NAND Flash using plural island-gate SSL decoding method is discussed in detail. In order to provide a good array efficiency, 3DVG shares the wordlines (WL) in vertical direction, and BL's in lateral direction. In order to correctly decode the array, every channel BL has its own island-gate SSL device for the control. Meanwhile, many channel BL's are grouped together in one unit, and the staircase BL contacts are formed in order to decode various memory layers. Page operation is naturally defined by the selection of each island-gate SSL device. Due to the plural SSL devices, the 3DVG architecture inevitably has more pages when stacked layer number is increased, thus program inhibit stress is much larger than conventional 2D NAND. In this work, the program inhibit performances of 3DVG TFT NAND are discussed. Scaling capability down to 3Xnm node is also demonstrated.
机译:详细讨论了使用多个岛栅极SSL解码方法的3D垂直门(3DVG)NAND闪光的内存架构。 为了提供良好的阵列效率,3DVG在垂直方向上共享字母线(WL),并且横向方向的BL。 为了正确解码阵列,每个通道BL都有自己的岛门SSL设备,用于控制。 同时,许多沟道BL的组合在一个单元中,并且形成楼梯BL触点以解码各种存储器层。 页面操作自然地通过选择每个岛门SSL设备来定义。 由于多个SSL设备,3DVG架构在增加堆叠层数时不可避免地具有更多页面,因此程序抑制应力远大于传统的2D NAND。 在这项工作中,讨论了计划抑制3DVG TFT NAND的性能。 还展示了下降到3xNM节点的缩放功能。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号