首页> 外文会议>13th Euromicro Conference on Digital System Design: Architectures, Methods and Tools >On-chip Scan-Based Test Strategy for a Dependable Many-Core Processor Using a NoC as a Test Access Mechanism
【24h】

On-chip Scan-Based Test Strategy for a Dependable Many-Core Processor Using a NoC as a Test Access Mechanism

机译:使用NoC作为测试访问机制的可靠多核处理器基于芯片扫描的测试策略

获取原文

摘要

Periodic on-chip scan-based tests have to be applied to a many-core processor SoC to improve its dependability. An infrastructural IP module has been designed and incorporated into the SoC to function as an ATE. This paper introduces the reuse of a Network-on-Chip as a test access mechanism. Since the scan-based test is performed on-chip via the NoC at application run-time, it needs to share the NoC bandwidth with other applications. Instead of reserving sufficient NoC bandwidth for the test, the authors propose a novel way to carry out scan-based tests by dynamically pausing and resuming the test data flow to accommodate the fluctuating communication bandwidth available on the NoC. The test stimuli application and test response collection processes are decoupled to meet the global timing constraint. The many-core processor, IIP and the NoC have been implemented in synthesizable VHDL. Simulation results show the correct application of standard structural test patterns to the processing tiles and the test response collection at run-time using the proposed approach.
机译:基于周期的基于片上扫描的测试必须应用于多核处理器SoC,以提高其可靠性。已经设计了基础设施IP模块,并将其集成到SoC中以充当ATE。本文介绍了片上网络作为测试访问机制的重用。由于基于扫描的测试是在应用程序运行时通过NoC在芯片上执行的,因此它需要与其他应用程序共享NoC带宽。代替为测试保留足够的NoC带宽,作者提出了一种新颖的方法来执行基于扫描的测试,方法是动态暂停和恢复测试数据流以适应NoC上波动的通信带宽。测试激励应用程序和测试响应收集过程是分离的,以满足全局时序约束。多核处理器IIP和NoC已在可综合的VHDL中实现。仿真结果表明,使用所提出的方法,可以将标准结构测试图案正确地应用于处理图块,并在运行时收集测试响应。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号