首页> 外文会议>IEEE 10th International Conference on Signal Processing >Low-cost, high-performance VLSI design of an MQ coder for JPEG 2000
【24h】

Low-cost, high-performance VLSI design of an MQ coder for JPEG 2000

机译:JPEG 2000 MQ编码器的低成本,高性能VLSI设计

获取原文

摘要

Embedded block coding with optimized truncation (EBCOT) is a key algorithm in JPEG 2000 image compression system. In this algorithm, output generated by the bit plane coder (BPC) is supplied to an MQ coder. Though several high speed BPC architectures are available, overall performance EBCOT algorithm is getting restricted by the speed of an MQ coder. Therefore, we propose a high speed, area efficient VLSI architecture for an MQ coder. This pipelined design is implemented on Startix series FPGA and it operates at 153 MHz. The synthesis report demonstrates that as compared to existing designs, the requirement of logic- and memory-elements is reduced by about 71.53% and 59.3%, respectively. Throughput of the proposed MQ coder is 137.7 MS/s which is 1.85 times higher compared to the designs reported. The renormalization module is capable of operating at 326 MHz. So, coding efficiency can further be improved by using multiple clock domains.
机译:具有优化截断功能的嵌入式块编码(EBCOT)是JPEG 2000图像压缩系统中的关键算法。在此算法中,由位平面编码器(BPC)生成的输出被提供给MQ编码器。尽管可以使用几种高速BPC架构,但是整体性能EBCOT算法正受到MQ编码器速度的限制。因此,我们提出了一种用于MQ编码器的高速,区域高效的VLSI架构。这种流水线设计在Startix系列FPGA上实现,并以153 MHz的频率运行。综合报告表明,与现有设计相比,逻辑和存储器元素的需求分别减少了约71.53%和59.3%。所建议的MQ编码器的吞吐量为137.7 MS / s,比所报告的设计高1.85倍。重归一化模块能够以326 MHz的频率运行。因此,通过使用多个时钟域可以进一步提高编码效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号