首页> 外文会议>Quality Electronic Design (ISQED), 2010 >Variability resilient low-power 7T-SRAM design for nano-scaled technologies
【24h】

Variability resilient low-power 7T-SRAM design for nano-scaled technologies

机译:纳米级技术的可变性低功耗7T-SRAM设计

获取原文

摘要

High variability in nano-scaled technologies can easily disturb the stability of a carefully designed standard 6T-SRAM cell, causing access failures during a read/write operation. We propose a 7T-SRAM cell to increase the read/write stability under large variations. The proposed design uses a low overhead read/write assist circuitry to increase the noise immunity. Use of an additional transistor and a floating ground allows read disturb free operation. While the write assist circuitry provides a floating ground during a write operation that weakens cell storage by turning off the supply voltage to ground path of the cross-coupled inverter pair. This allows a high speed/low power write operation. Monte Carlo simulations indicate a 200% increase in the read stability and a boost of 124% in write stability compared to a conventional 6T-SRAM design, when subjected to random dopant fluctuations, line edge roughness, and poly-granularity variations. HSPICE simulations of a 45nm 64×32 bit SRAM array designed using standard 6T and proposed 7T SRAM cells indicate a 31% improvement in write speed/write power, read power decreases by 60%, and a 44% reduction in the total average power consumption is achieved with the proposed design.
机译:纳米级技术的高度可变性很容易破坏精心设计的标准6T-SRAM单元的稳定性,从而导致读/写操作期间的访问失败。我们提出了一个7T-SRAM单元,以在较大变化下提高读/写稳定性。拟议的设计使用了低开销的读/写辅助电路来提高抗噪能力。使用额外的晶体管和浮地可实现无干扰读取操作。虽然写辅助电路在写操作期间提供了浮动接地,但通过关闭交叉耦合的反相器对的接地路径的电源电压来削弱单元存储。这允许高速/低功率的写入操作。蒙特卡洛仿真表明,与传统的6T-SRAM设计相比,当受到随机掺杂剂波动,线边缘粗糙度和多颗粒度变化的影响时,读稳定性提高了200%,写稳定性提高了124%。使用标准6T和建议的7T SRAM单元设计的45nm 64ƒ-32位SRAM阵列的HSPICE仿真表明,写入速度/写入功率提高了31%,读取功率降低了60%,降低了44%提出的设计可实现总平均功耗的降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号