首页> 外文会议>Asilomar Conference on Signals, Systems and Computers >Compiler driven architecture design space exploration for DSP workloads: A study in software programmability versus hardware acceleration
【24h】

Compiler driven architecture design space exploration for DSP workloads: A study in software programmability versus hardware acceleration

机译:面向DSP工作负载的编译器驱动的架构设计空间探索:软件可编程性与硬件加速的研究

获取原文

摘要

Wireless communications and video kernels contain vast instruction and data level parallelism that can far outstrip programmable high performance DSPs. Hardware acceleration of these bottlenecks is commonly done at the cost of software flexibility. Many vendors, however, view software as intellectual property and prefer a software solution that is a proprietary implementation. The paper uses a research compiler for architectural design space exploration to present comparisons between compiler generated scalable software programmable DSP architectures versus hardware acceleration implementations. It shows that scaled up compiler generated software programmable DSP architectures can be attractive alternatives to non-programmable hardware acceleration.
机译:无线通信和视频内核包含大量指令和数据级别的并行性,可以远远超过可编程高性能DSP。这些瓶颈的硬件加速通常是以软件灵活性为代价的。但是,许多供应商将软件视为知识产权,并且更喜欢专有实施的软件解决方案。本文使用研究编译器进行架构设计空间探索,以比较编译器生成的可扩展软件可编程DSP架构与硬件加速实现之间的比较。它表明,扩大编译器生成的软件可编程DSP架构可以成为非可编程硬件加速的有吸引力的替代方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号