首页> 外文会议>European Signal Processing Conference >Pipelined memory controllers for DSP real-time applications handling unpredictable data accesses
【24h】

Pipelined memory controllers for DSP real-time applications handling unpredictable data accesses

机译:用于DSP实时应用程序的流水线存储控制器,处理不可预测的数据访问

获取原文

摘要

Multimedia applications such as video and image processing are often characterized by a large number of data accesses. In many digital signal-processing applications, the array access patterns are regular and periodic. In these cases, it becomes feasible and efficient to generate optimized Pipelined Memory Access Controllers. This technique is used to improve the pipeline access mode to RAM by creating specialized hardware components for generating addresses and packing and unpacking data items. In this paper we focus on the design, implementation and validation of external memory interfacing modules which can efficiently handle predictable address patterns as well as unpredictable (dynamic address computations) in a pipeline way. In a second time, we analyze the benefits of balancing dynamic address computation from datapath to dedicated units in the memory controller, optimizing bitwise of operators, and data locality (decreasing bus transfers for power efficient design).
机译:诸如视频和图像处理之类的多媒体应用通常以大量的数据访问为特征。在许多数字信号处理应用中,阵列访问模式是规则的和周期性的。在这些情况下,生成优化的流水线式内存访问控制器变得可行且高效。通过创建用于生成地址以及打包和拆包数据项的专用硬件组件,此技术用于改善对RAM的管道访问模式。在本文中,我们专注于外部存储器接口模块的设计,实现和验证,这些模块可以以流水线方式有效处理可预测的地址模式以及不可预测的(动态地址计算)。第二次,我们分析了平衡动态地址计算(从数据路径到内存控制器中的专用单元),优化按位运算符和数据局部性(减少电源传输以实现节能设计)的好处。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号