首页> 外文会议>Asia and South Pacific Design Automation Conference >AWafer-Level Defect Screening Technique to Reduce Test and Packaging Costs for 'Big-D/Small-A' Mixed-Signal SoCs
【24h】

AWafer-Level Defect Screening Technique to Reduce Test and Packaging Costs for 'Big-D/Small-A' Mixed-Signal SoCs

机译:防级缺陷筛选技术,以降低“大D /小-A”混合信号SOC的测试和包装成本

获取原文

摘要

Product cost is a key driver in the consumer electronics market, which is characterized by low profit margins and the use of a variety of "big-D/small-A" mixed-signal system-on-chip (SoC) designs. Packaging cost has recently emerged as a major contributor to the product cost for such SoCs. Wafer-level testing can be used to screen defective dies, thereby reducing packaging cost. We propose a new correlation-based signature analysis technique that is especially suitable for mixed-signal test at the wafer-level using low-cost digital testers. The proposed method overcomes the limitations of measurement inaccuracies at the wafer-level. A generic cost model is developed to evaluate the effectiveness of wafer-level testing of analog and digital cores in a mixed-signal SoC, and to study its impact on test escapes, yield loss and packaging costs. Experimental results are presented for a typical mixed-signal "big-D/small-A" SoC, which contains a large section of flattened digital logic and several large mixed-signal cores.
机译:产品成本是消费电子市场的关键驱动因素,其特点是利润率低,使用各种“BIG-D /小-A”混合信号系统片上(SOC)设计。包装成本最近被赋予了这些SoC的产品成本的主要贡献者。晶圆级测试可用于筛选缺陷的模具,从而降低了包装成本。我们提出了一种新的基于相关性的签名分析技术,特别适用于使用低成本数字测试仪在晶片级的混合信号测试。所提出的方法克服了晶圆水平测量不准确的局限性。开发了通用成本模型,以评估模拟和数字核心在混合信号SOC中的晶圆级测试的有效性,并研究其对测试逃逸,产量损失和包装成本的影响。实验结果呈现出典型的混合信号“BIG-D /小-A”SOC,其包含大部分扁平的数字逻辑和几个大型混合信号核心。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号