首页> 外文会议>Asia and South Pacific Design Automation Conference >High-level specification and efficient implementation of pipelined circuits
【24h】

High-level specification and efficient implementation of pipelined circuits

机译:高级规范和流水线电路的高效实施

获取原文

摘要

This paper describes a novel approach to high-level synthesis of complex pipelined circuits, including pipelined circuits with feedback. This approach combines a high-level, modular specification language with an efficient implementation. In our system, the designer specifies the circuit as a set of independent modules connected by conceptually unbounded queues. Our synthesis algorithm automatically transforms this modular, asynchronous specification into a tightly coupled, fully synchronous implementation in synthesizable Verilog.
机译:本文介绍了一种用于复杂流水线电路的高级合成的新方法,包括具有反馈的流水线电路。这种方法将高级模块化规格语言与有效的实现相结合。在我们的系统中,设计人员将电路指定为由概念上无界队列连接的一组独立模块。我们的综合算法自动将该模块化,异步规范转换为合成的Verilog中的紧密耦合,完全同步的实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号