首页> 外文会议>Asia and South Pacific Design Automation Conference >Low power microprocessors for comparative study on bus architecture and multiplexer architecture
【24h】

Low power microprocessors for comparative study on bus architecture and multiplexer architecture

机译:低功率微处理器,用于总线结构和多路复用器架构的比较研究

获取原文

摘要

Decreasing capacitance of bus lines is one of the effective ways to reduce whole power dissipation of LSIs. In this paper we compare microprocessors designed based on a bus architecture and a multiplexer architecture in terms of power dissipation and delay time. Through implementation of a test chip, the multiplexer architecture is effective to reduce power dissipation by about 30%.
机译:减少总线电容是减少LSI的整个功耗的有效方法之一。在本文中,我们在功耗和延迟时间方面比较基于总线架构和多路复用器架构设计的微处理器。通过实现测试芯片,多路复用器架构有效地降低功耗约30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号