首页> 外文会议>Asia and South Pacific Design Automation Conference >ChipEst-FPGA: a tool for chip level area and timing estimation of lookup table based FPGAs for high level applications
【24h】

ChipEst-FPGA: a tool for chip level area and timing estimation of lookup table based FPGAs for high level applications

机译:最便宜的-FPGA:基于查找表的FPGA用于高级应用的芯片级别区域和定时估计工具

获取原文

摘要

The importance of efficient area and timing estimation techniques for hierarchical design methodology is well-established in High-Level Synthesis (HLS), since the estimation allows more realistic exploration of the design space, and hierarchical design methodology matches well with HLS paradigm. In this paper, we present ChipEst-FPGA, a chip level estimator for designs implemented using a hierarchical design methodology for Lookup Table Based FPGAs. In FPGAs, the wire delay may contribute to a significant portion of the overall design delay. ChipEst-FPGA uses a realistic model which takes the component area/delay as well as wiring effects into account. We tested our ChipEst-FPGA on several benchmarks and the results show that we can get accurate area and timing estimates efficiently.
机译:在高级合成(HLS)中,高级别设计方法的有效面积和时序估计技术的重要性,因为估计允许对设计空间更加真实的探索,并且使用HLS范例匹配的分层设计方法匹配。在本文中,我们呈现Chipest-FPGA,一种用于使用基于查找表的FPGA的分层设计方法实现的设计的芯片电平估计器。在FPGA中,电线延迟可能有助于整体设计延迟的重要部分。 Chipest-FPGA使用逼真的模型,该模型将组件区域/延迟以及接线效应考虑在内。我们在几个基准测试中测试了我们的ChiCest-FPGA,结果表明我们可以有效地获得准确的区域和时序估计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号