【24h】

The Design of a Low Energy FPGA

机译:低功耗FPGA的设计

获取原文

摘要

This work presents the design of an energy efficient FPGA architecture. Significant reduction in the energy consumption is achieved by tackling both circuit design and architecture optimization issues concurrently. A hybrid interconnect structure incorporating Nearest Neighbor Connections, Symmetric Mesh Architecture, and Hierarchical connectivity is used. The energy of the interconnect is also reduced by employing low-swing circuit techniques. These techniques have been employed to design and fabricate an FPGA. Preliminary analysis show energy improvement of more than an order of magnitude when compared to existing commercial architectures.
机译:这项工作提出了一种节能的FPGA架构的设计。通过同时解决电路设计和架构优化问题,可显着降低能耗。使用了包含最近邻居连接,对称网格体系结构和分层连接的混合互连结构。通过采用低摆幅电路技术还可以减少互连的能量。这些技术已被用于设计和制造FPGA。初步分析显示,与现有的商业体系结构相比,能源改进幅度超过了一个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号