首页> 外文会议>IEEE Power Electronics Specialists Conference >On the proportioning of chip area for multistage Darlington power transistors
【24h】

On the proportioning of chip area for multistage Darlington power transistors

机译:关于多级达林顿功率晶体管的芯片面积比例

获取原文

摘要

A model has been proposed and solved in which all Darlington circuits may be represented to a first order approximation by five constants, one of which may be normalized. Experimental verification has been provided offering excellent agreement with theory. Several orders of magnitude improvement in current handling ability have been shown to exist for multistage Darlington circuits over conventional discrete transistors.
机译:已经提出并解决了一个模型,其中所有达林顿电路都可以由五个常数表示为一阶近似值,其中一个可以归一化。实验验证提供了与理论的极好的一致性。对于多级达林顿电路,已经证明了其电流处理能力比常规分立晶体管提高了几个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号