首页> 外文会议>IEEE Power Electronics Specialists Conference >Proposal of the Method for High Efficiency DC-DC Converters and the Efficiency Limit Restricted by Silicon Properties
【24h】

Proposal of the Method for High Efficiency DC-DC Converters and the Efficiency Limit Restricted by Silicon Properties

机译:高效率DC-DC转换器方法的提议及硅属性限制的效率限制

获取原文

摘要

In this paper, we analyzed details of power loss in DC-DC converters and proposed the method for improving efficiency. Before the analysis was carried out, we verified the accuracy of SPICE simulation for DC-DC converters by comparing with measured data and a result from 3D electromagnetic simulation which can solve the entire device package and PCB directly. After that, we analyzed the details of the influence of various parasitic inductances on the efficiency by the circuit simulator. The power loss does not decrease monotonically as the parasitic inductance decrease. This is because high side turn-on loss increases as the parasitic inductance decreases. A large voltage drop occurs across the high side MOSFET, because the parasitic inductance is too small to restrict the di/dt. The total parasitic inductance in the main current path for the MCM module is chosen to be equivalent to the optimum value. One of the most important design parameters is the total resistance in the gate driver circuit for power MOSFETs because it is important to reduce the gate resistance in order to reduce high side switching loss and to achieve a short dead time without causing self-turn-on of the low side MOSFET. Finally, we discussed maximum DC-DC converter efficiency restricted by silicon limit. It is predicted that the maximum efficiency for ideal silicon MOSFET is 96percent for 1MHz. The results predict that the switching frequency is limited to as high as 5MHz, if we assume more than 86percent conversion efficiency, as far as the large current, 12V input voltage VRM are concerned.
机译:在本文中,我们分析了DC-DC转换器中功率损耗的细节,提出了提高效率的方法。在进行分析之前,我们通过与测量数据进行比较,验证了DC-DC转换器的Spice仿真的准确性,以及可以直接解决整个器件封装和PCB的3D电磁仿真结果。之后,我们通过电路模拟器分析了各种寄生电感对效率影响的细节。随着寄生电感减小,功率损耗不会单调减少。由于寄生电感减小,这是因为高侧导通损耗增加。在高侧MOSFET中发生大电压降,因为寄生电感太小而无法限制DI / DT。选择MCM模块的主电流路径中的总寄生电感被选择为等同于最佳值。最重要的设计参数之一是功率MOSFET栅极驱动电路中的总电阻,因为减少栅极电阻是重要的,以减少高侧切换损耗并在不造成自动开启的情况下实现短暂的死区时间低侧面MOSFET。最后,我们讨论了通过硅极限限制的最大DC-DC转换器效率。预测理想硅MOSFET的最大效率为1MHz。结果预测开关频率限制为高达5MHz,如果我们假设超过86个转换效率,就大电流,则涉及12V输入电压VRM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号