首页> 外文会议> >Time optimization of instruction execution in FPGA using embedded systems
【24h】

Time optimization of instruction execution in FPGA using embedded systems

机译:使用嵌入式系统的FPGA中指令执行的时间优化

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a method to implement time optimization of instructions in Field Programmable Gate Array (FPGA) using application of embedded systems. The proposed technique is intended to reduce the time of processing of instructions inside a processor and ATMega328 microcontroller is used for this purpose. An algorithm has been proposed to predict the most suitable processor architecture which should be preferably used to iteratively execute the instructions. This prediction, along with the input of instructions to the FPGA, is done by the microcontroller and the same is transferred to the FPGA using suitable interfacing technique. Two architectures are intertwined and burnt on the microprocessor chip of the FPGA beforehand. Proteus VSM has been used for simulation of the embedded portion of the system and the processor architectures are designed in Xilinx ISE v13.4 and simulated in ISIM simulator.
机译:本文提出了一种使用嵌入式系统的应用在现场可编程门阵列(FPGA)中实现指令时间优化的方法。提出的技术旨在减少处理器内部指令的处理时间,ATMega328微控制器用于此目的。已经提出了一种算法来预测最合适的处理器体系结构,该算法应优选用于迭代执行指令。该预测以及对FPGA的指令输入是由微控制器完成的,并使用合适的接口技术将其传输到FPGA。两种结构相互缠绕并预先烧在FPGA的微处理器芯片上。 Proteus VSM已用于仿真系统的嵌入式部分,并且处理器架构在Xilinx ISE v13.4中进行了设计,并在ISIM仿真器中进行了仿真。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号