首页> 外文会议> >On the FPGA implementation of the Fourier Transform over finite fields GF(2m)
【24h】

On the FPGA implementation of the Fourier Transform over finite fields GF(2m)

机译:关于有限域GF(2m)上的傅立叶变换的FPGA实现

获取原文

摘要

The hardware design and implementation of cyclotomic Fast Fourier Transform (FFT) over finite fields GF(2m) is described. By reformulating the algorithm presented in [8], we introduce a hardware interpretation to design a highly parallel and parameterized architecture of the cyclotomic FFT. Based on four stages and modular structure of last stage, this architecture can operate at different throughput rates. Compared to another implemented algorithm [9] which operates at fc (the system clock frequency), the proposed architecture allows to reach a very high throughput rate which, for 256-point FFT, can get hold of 8.5fc. An FPGA implementation of the proposed architecture is given where the critical path delay and the hardware complexity are evaluated.
机译:描述了有限域GF(2 m )上的快速循环傅立叶变换(FFT)的硬件设计和实现。通过重新描述[8]中提出的算法,我们介绍了一种硬件解释,以设计高度并行且参数化的循环原子FFT架构。基于四个阶段和最后阶段的模块化结构,此体系结构可以在不同的吞吐速率下运行。与以f c (系统时钟频率)运行的另一种已实现算法[9]相比,所提出的体系结构允许达到非常高的吞吐率,对于256点FFT,该吞吐率可以保持8.5f c 。给出了所提出架构的FPGA实现,其中评估了关键路径延迟和硬件复杂性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号