首页> 外文会议> >Implementation of PBS/spl I.bar/LMS algorithm for adaptive filters on FPGA
【24h】

Implementation of PBS/spl I.bar/LMS algorithm for adaptive filters on FPGA

机译:自适应滤波器的PBS / spl I.bar/LMS算法在FPGA上的实现

获取原文

摘要

In this paper the result of implementing the PBS/spl I.bar/LMS algorithm is reported. Transversal adaptive filters for digital signal processing have traditionally been implemented onto DSP processors due to their ability to perform fast floating-point arithmetic operations. Motorola implemented an adaptive filter on ASICS technology (DSP56300). However, with its growing die size as well as incorporating the embedded digital signal processing blocks, the FPGA devices have become a serious contender in the signal processing market. In this paper an adaptive filter is implemented on 2V1500bg575 (Virtex-II family) and on EPIS25F1020C (Stratix family) FPGA from XiIinx and Altera companies. A comparison with this implementation shows a speed about 10:1 with respect to Motorola ASICS is achieved.
机译:本文报告了实现PBS / spl I.bar/LMS算法的结果。由于数字信号处理的横向自适应滤波器具有执行快速浮点算术运算的能力,因此传统上已在DSP处理器上实现。摩托罗拉在ASICS技术(DSP56300)上实现了自适应滤波器。然而,随着芯片尺寸的增加以及嵌入式数字信号处理模块的加入,FPGA器件已成为信号处理市场的重要竞争者。在本文中,在XiVinx和Altera公司的2V1500bg575(Virtex-II系列)和EPIS25F1020C(Stratix系列)FPGA上实现了自适应滤波器。与该实现方式的比较显示,相对于摩托罗拉ASICS,速度约为10:1。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号