首页> 外文会议> >Designing built-in self-test circuits for embedded memories test
【24h】

Designing built-in self-test circuits for embedded memories test

机译:设计用于嵌入式存储器测试的内置自测试电路

获取原文

摘要

This paper describes practical issues on designing and implementing industrial built-in self-test circuits for embedded memory test. The proposed test circuits are power conscious, fault locatable, and scan-based-test friendly. These features are notable and useful practically in system-on-a-chip design test because many memories that are repairable and large-sized are commonly embedded in the design. We applied the proposed test circuits to actual RAMs available in industry. Experimental results show that the test circuits are powerful for the RAM test with small penalties of area, delay, and power consumption, compared with no use of the test circuit. Furthermore, the test circuits improve the scan-based testability for the glue logic surrounding the RAMs.
机译:本文介绍了有关设计和实现用于嵌入式存储器测试的工业内置自测电路的实际问题。拟议的测试电路具有功耗意识,故障定位和基于扫描的测试友好性。这些功能在片上系统设计测试中值得注意且实用,因为许多可修复且大型的存储器通常嵌入设计中。我们将建议的测试电路应用于工业上可用的实际RAM。实验结果表明,与不使用测试电路相比,该测试电路对于RAM测试具有强大的功能,并且对面积,延迟和功耗的影响较小。此外,测试电路改善了围绕RAM的粘合逻辑的基于扫描的可测试性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号