首页> 外文会议> >Replacing global wires with an on-chip network: a power analysis
【24h】

Replacing global wires with an on-chip network: a power analysis

机译:用片上网络代替全球电线:功率分析

获取原文

摘要

This paper explores the power implications of replacing global chip wires with an on-chip network. The authors optimized the network links by varying repeater spacing, link pipelining, and voltage scaling, to significantly reduce the energy to send a bit across chip. An analytic model of large chip designs with an on-chip two-dimensional mesh network was developed and the power savings possible in a 70 nm process for two different design points: a circuit-switched ASIC or FPGA design, and a dynamic packet-switched tiled architecture were estimated. For circuit-switched networks, achievable power savings are 35-50% for a mesh with 1 mm links. The packet switched designs use multiplexing and signal encoding to reduce the number of link wires required, but the router overhead limits peak wire power savings to around 20% with optimal tile sizes of around 2 mm.
机译:本文探讨了用片上网络替换全局芯片导线的电源含义。作者通过改变中继器间距,链路流水线和电压缩放来优化网络链路,以显着降低跨芯片发送比特的能量。开发了具有片上二维网状网络的大型芯片设计分析模型,并针对两个不同的设计点在70 nm工艺中实现了节能:电路交换ASIC或FPGA设计以及动态分组交换估计平铺的建筑。对于电路交换网络,对于具有1毫米链路的网格,可实现的节能量为35-50%。分组交换设计使用多路复用和信号编码来减少所需的链接线数量,但是路由器开销将峰值线功率节省限制在20%左右,最佳瓦片尺寸约为2mm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号