首页> 外文会议> >A VHDL-based technique for an accurate estimation of leakage power in digital CMOS circuits
【24h】

A VHDL-based technique for an accurate estimation of leakage power in digital CMOS circuits

机译:基于VHDL的技术,可准确估算数字CMOS电路中的泄漏功率

获取原文

摘要

Accurate modeling and estimating of the leakage power dissipation in the early stages of the design flow is becoming more important, as the aggressive scaling of transistors results in higher leakage currents. In this work, we present a VHDL-based technique to estimate an accurate leakage power of a design considering the state-dependency of the leakage power. We develop the VHDL models of cells which trace the probability of the static levels of the signals in the course of a simulation. Then, these data are used to calculate the leakage power in the overall design. The leakage power of some benchmark circuits is estimated using the proposed approach and the results are compared with those obtained from SPICE simulation, in order to illustrate the viability of the proposed technique. It is shown that the values of the leakage power obtained by the proposed technique are comparable to those obtained by SPICE, with a reduction of about three orders of magnitude in the simulation time.
机译:在设计流程的早期阶段,准确建模和估计泄漏功率耗散变得越来越重要,因为晶体管的激进缩放会导致更高的泄漏电流。在这项工作中,我们提出了一种基于VHDL的技术,考虑了泄漏功率的状态相关性,可以估算设计的准确泄漏功率。我们开发了单元格的VHDL模型,该模型可跟踪仿真过程中信号静态电平的概率。然后,这些数据将用于计算总体设计中的泄漏功率。使用该方法估算了一些基准电路的泄漏功率,并将结果与​​通过SPICE仿真获得的结果进行了比较,以说明该技术的可行性。结果表明,通过所提出的技术获得的泄漏功率值可与通过SPICE获得的泄漏功率值相媲美,模拟时间减少了大约三个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号