首页> 外文会议> >A low-power high-performance digital circuit for deep submicron technologies
【24h】

A low-power high-performance digital circuit for deep submicron technologies

机译:用于深亚微米技术的低功耗高性能数字电路

获取原文
获取外文期刊封面目录资料

摘要

This paper presents a novel digital circuit design methodology that can support high-performance and low-power applications. In this method, reusing past internal voltages, signals are charged to Vdd/2 during the pre-charge cycle, so that the voltage of a signal is changed by just Vdd/2 during the evaluation cycle, resulting in a significant reduction in power consumption and propagation delay. The simulation results performed in 0.18/spl mu/m CMOS technology, demonstrate that the new circuit has three times improvement in terms of propagation delay in comparison to the equivalent domino dynamic logics. More importantly, its power consumption is 2.4 times less than that of the domino logics counterpart.
机译:本文提出了一种新颖的数字电路设计方法,可以支持高性能和低功耗应用。在这种方法中,重新利用过去的内部电压,在预充电周期内将信号充电至Vdd / 2,因此在评估周期内信号电压仅发生Vdd / 2的变化,从而显着降低了功耗和传播延迟。在0.18 / spl mu / m CMOS技术中执行的仿真结果表明,与等效的多米诺骨牌动态逻辑相比,新电路的传播延迟提高了三倍。更重要的是,它的功耗比多米诺逻辑的功耗低2.4倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号