首页> 外文会议> >A current-draining folded up-conversion mixer and pre-amplifier stage in a CMOS technology for IEEE 802.11a WPAN applications
【24h】

A current-draining folded up-conversion mixer and pre-amplifier stage in a CMOS technology for IEEE 802.11a WPAN applications

机译:CMOS技术中用于IEEE 802.11a WPAN应用的电流消耗折叠上变频混频器和前置放大器级

获取原文
获取外文期刊封面目录资料

摘要

This paper describes a 3.5-GHz up-conversion mixer core utilized in a two step transmitter architecture in compliant with IEEE 802.11a WPAN application. The design is based on current-draining folded architecture. The main advantage of the introduced mixer topology is: high linearity and moderate conversion power gain. The mixer is designed in a 0.18-/spl mu/m CMOS technology, operating from 1.8-V power supply. The integrated up-converter and preamplifier consumes 5 mA and 22 mA of current respectively from 1.8-V supply and shows 4.73-dBm OIP3 (-1.74-dBm IIP3) and -9.41-dBm P1 dB with 5.65 dBm of conversion power gain.
机译:本文介绍了一种在符合IEEE 802.11a WPAN应用的两步发送器体系结构中使用的3.5 GHz上变频混频器内核。该设计基于电流消耗的折叠式架构。引入的混频器拓扑的主要优点是:高线性度和适度的转换功率增益。该混频器采用0.18- / spl mu / m CMOS技术设计,采用1.8V电源供电。集成的上变频器和前置放大器分别从1.8V电源消耗5 mA和22 mA电流,并显示4.73-dBm OIP3(-1.74-dBm IIP3)和-9.41-dBm P1 dB,转换功率增益为5.65 dBm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号