首页> 外文会议> >A low-power rail-to-rail 6-bit flash ADC based on a novel complementary average-value approach
【24h】

A low-power rail-to-rail 6-bit flash ADC based on a novel complementary average-value approach

机译:基于新型互补均值方法的低功耗轨到轨6位闪存ADC

获取原文

摘要

In this paper, a 6-bit 300-MSample/s(MS/s) flash analog-to-digital converter (ADC) with a novel complementary average-value (CAV) approach is proposed. Input signal is pre-processed and then steered to be compared with a fixed reference voltage level, which greatly simplifies the comparator design and thus power consumption is reduced. In addition, rail-to-rail input range can be achieved by the proposed CAV technique, and the offset as well as bubble errors can therefore be minimized as a result of similar operation condition arrangement of the comparators. Simulated with TSMC 1P5M 0.25 /spl mu/m process parameters, the results show that INL > /spl plusmn/0.4 LSB and DNL > /spl plusmn/0.1 LSB, and SNDR of 32.7dB can be achieved. The converter consumes 35mW at 2.5 V power supply and the power efficiency of this converter is only 3.3pJ/conv-step which compares favorably with other published results.
机译:本文提出了一种具有新型互补平均值(CAV)方法的6位300-MSample / s(MS / s)闪存模数转换器(ADC)。输入信号经过预处理,然后转向与固定参考电压电平进行比较,这大大简化了比较器的设计,从而降低了功耗。另外,通过所提出的CAV技术可以实现轨到轨的输入范围,并且由于比较器的类似工作条件布置,因此可以将偏移以及气泡误差最小化。用TSMC 1P5M 0.25 / spl mu / m工艺参数进行仿真,结果表明,INL> / spl plusmn / 0.4 LSB和DNL> / spl plusmn / 0.1 LSB,SNDR为32.7dB。该转换器在2.5 V电源下消耗35mW的功率,该转换器的功率效率仅为3.3pJ / conv-step,与其他已发表的结果相比具有优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号