首页> 外文会议> >A selective filter-bank TLB system embedded processor MMU for low power
【24h】

A selective filter-bank TLB system embedded processor MMU for low power

机译:选择性滤波器组TLB系统低功耗嵌入式处理器MMU

获取原文

摘要

We present a selective filter-bank translation lookaside buffer (TLB) system with low power consumption for embedded processors. The proposed TLB is constructed as multiple banks with a small two-bank buffer, called a filter-bank buffer, located above its associated bank. Either a filter-bank buffer or a main bank TLB can be selectively accessed, based on two bits in the filter-bank buffer. Energy savings are achieved by reducing the number of entries accessed at a time, by using filtering and the bank mechanism. The overhead of the proposed TLB turns out to be negligible compared with other hierarchical structures. Simulation results show that the energy/spl times/delay product can be reduced by about 88% compared with a fully -associative TLB, 75% with respect to a filter-TLB, and 51% relative to a banked-filter TLB.
机译:我们为嵌入式处理器提供了一种低功耗的选择性滤波器组转换后备缓冲器(TLB)系统。提议的TLB被构造为多个存储体,并在其相关存储体上方有一个小的两存储体缓冲区,称为滤波器存储体缓冲区。基于滤波器组缓冲区中的两位,可以选择访问滤波器组缓冲区或主库TLB。通过使用过滤和存储库机制,通过减少一次访问的条目数来实现节能。与其他层次结构相比,提议的TLB的开销可以忽略不计。仿真结果表明,与完全关联的TLB相比,能量/ spl时间/延迟乘积可以降低约88%,相对于滤波器-TLB可以降低75%,而相对于滤波器组TLB则可以降低51%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号