...
首页> 外文期刊>IEE Proceedings. Part E, Computers and Digital Techniques >Selective block buffering TLB system for embedded processors
【24h】

Selective block buffering TLB system for embedded processors

机译:嵌入式处理器的选择性块缓冲TLB系统

获取原文
获取原文并翻译 | 示例
           

摘要

The authors present a translation lookaside buffer (TLB) system with low power consumption for embedded processors. The proposed TLB is constructed as multiple banks, each with an associated block buffer and a corresponding comparator. Either the block buffer or the main bank is selectively accessed on the basis of two bits in the tag buffer. Dynamic power savings are achieved by reducing the number of entries accessed in parallel, as a result of using the tag buffer as a filtering mechanism. The performance overhead of the proposed TLB is negligible compared with other hierarchical TLB structures. For example, the two-cycle overhead of the proposed TLB is only approx1percent, as compared with 5percent overhead for a filter (micro)-TLB and 14percent overhead for a banked-TLB with block buffering. The authors show that the average hit ratios of the block buffers and the main banks of the proposed TLB are 94percent and 6percent, respectively. Dynamic power is reduced by approx93percent with respect to a fully associative TLB, 87percent with respect to a filter-TLB and 60percent relative to a banked-TLB with block buffering. Therefore, significant power savings are achieved with only a small performance degradation.
机译:作者提出了一种嵌入式处理器的低功耗转换后备缓冲器(TLB)系统。提出的TLB被构造为多个存储体,每个存储体都具有关联的块缓冲区和相应的比较器。块缓冲区或主存储区都可以基于标签缓冲区中的两位进行选择性访问。通过将标签缓冲区用作过滤机制,可以减少并行访问的条目数,从而实现动态节能。与其他分层TLB结构相比,建议的TLB的性能开销可以忽略不计。例如,提议的TLB的两周期开销仅为大约1%,而带有过滤器(微型)-TLB的开销为5%,而带有块缓冲的bank-TLB的开销为14%。作者表明,建议的TLB的块缓冲区和主要存储区的平均命中率分别为94%和6%。相对于完全关联的TLB,动态功率降低了约93%,相对于滤波器-TLB,动态功率降低了约87%,相对于具有块缓冲的库式TLB,动态功率降低了约60%。因此,仅在很小的性能下降的情况下实现了显着的功率节省。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号