首页> 外文期刊>Microprocessors and microsystems >Dynamic and selective low power data TLB system
【24h】

Dynamic and selective low power data TLB system

机译:动态选择性低功耗数据TLB系统

获取原文
获取原文并翻译 | 示例
           

摘要

We present a selective filter-bank translation lookaside buffer (TLB) system with low power consumption for embedded processors. The proposed TLB is constructed as multiple banks, with a small two-bank buffer, called as a filter-bank buffer, located above its associated bank. Either a filter-bank buffer or a main bank TLB can be selectively accessed based on two bits in the filter-bank buffer. Power savings are achieved by reducing the number of entries accessed at a time, by using filtering and bank mechanism. The overhead of the proposed TLB turns out to be negligible compared with other hierarchical structures. That is, the two-cycle overhead of the proposed TLB is only about 3%, as compared with the 6% overhead of filter (micro)-TLB and the 9% overhead of banked-filter TLB. We show that the average hit ratios of the filter-bank buffers and the main banks of the proposed TLB are 88 and 12%, respectively. Therefore, significant power savings can be achieved with just a small performance degradation. The Power X Delay product can be reduced by about 88% compared with a fully associative TLB, 67% with respect to filter-TLB, and 37% relative to banked-filter TLB.
机译:我们为嵌入式处理器提供了一种低功耗的选择性滤波器组转换后备缓冲器(TLB)系统。提议的TLB被构造为多个存储体,并在与其相关的存储体上方有一个小的两存储体缓冲区,称为滤波器存储体缓冲区。可以根据滤波器组缓冲区中的两位选择性地访问滤波器组缓冲区或主库TLB。通过使用过滤和存储库机制,通过减少一次访问的条目数来实现节电。与其他层次结构相比,建议的TLB的开销可以忽略不计。也就是说,与滤波器(微型)-TLB的6%开销和组式滤波器TLB的9%开销相比,建议的TLB的两周期开销仅为3%左右。我们表明,拟议的TLB的滤波器组缓冲区和主要库的平均命中率分别为88%和12%。因此,仅需很小的性能下降就可以节省大量功率。与完全关联的TLB相比,Power X Delay产品可减少约88%,相对于过滤器-TLB可减少67%,而相对于组式过滤器TLB可减少37%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号