首页> 外文会议> >Simulating test program methods in semiconductor assembly test factories
【24h】

Simulating test program methods in semiconductor assembly test factories

机译:在半导体组装测试工厂中模拟测试程序方法

获取原文

摘要

Significant opportunities for improvement in semiconductor Assembly/Test (A/T) manufacturing reside in the Test areas. These Test areas can very often be the system constraint, due to complex testing policies, bin-to-order mapping, and cost. A very difficult problem for both researchers and manufacturers is to determine the best methods for assigning test programs for lots on these test equipment. To answer these problems, Intel has produced dynamic discrete event simulation models that consider multiple wafer types, multiple end products, multiple test program methods, and binning policies of end products according to the tested performance of the die. This model does not require modeling specific manufacturing equipment and operator activities, only detailed logic of test program and binning policies. The quantitative output data from this model provides the relative decision support necessary to determine what methods work best for Intel, given other costs and business drivers.
机译:在测试领域中存在大量改进半导体组装/测试(A / T)制造的机会。由于复杂的测试策略,按订单分类的映射和成本,这些测试区域通常可能成为系统约束。对于研究人员和制造商来说,一个非常困难的问题是确定为这些测试设备上的批次分配测试程序的最佳方法。为了解决这些问题,英特尔提供了动态离散事件仿真模型,该模型根据管芯的测试性能考虑了多种晶圆类型,多种最终产品,多种测试程序方法以及最终产品的装箱策略。该模型不需要建模特定的制造设备和操作员活动,仅需要测试程序和装箱策略的详细逻辑即可。考虑到其他成本和业务驱动因素,该模型的定量输出数据可提供必要的相对决策支持,以确定哪种方法最适合英特尔。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号