首页> 外文会议> >A high fill-factor native logarithmic pixel: Simulation, design and layout optimization
【24h】

A high fill-factor native logarithmic pixel: Simulation, design and layout optimization

机译:高填充因子原生对数像素:仿真,设计和布局优化

获取原文

摘要

In this paper we investigate important issues in the design of the logarithmic CMOS pixel. In particular, much attention is paid to the optimization of pixel performance in terms of output gain, dynamic range, and fill-factor. In order to increase the gain-bandwidth product, we propose to use the native transistor as source follower. The performance of such a pixel is compared with that of conventional logarithmic pixels. It is shown that the native source follower yields a significant increase in the gain-bandwidth product. In addition, we propose a layout floor-planning strategy which allows us to achieve a 46% fill-factor. In order to compare the performance of the proposed pixel with the conventional NMOS and PMOS logarithmic pixels, a VLSI prototype has been realized using 0.7 /spl mu/m CMOS technology.
机译:在本文中,我们研究了对数CMOS像素设计中的重要问题。特别是,在输出增益,动态范围和填充因子方面,人们对像素性能的优化给予了极大的关注。为了增加增益带宽乘积,我们建议使用本机晶体管作为源极跟随器。将这种像素的性能与常规对数像素的性能进行比较。结果表明,本机源跟随器使增益带宽乘积显着增加。此外,我们提出了一种布局平面规划策略,该策略可使我们达到46%的填充率。为了将建议的像素与常规NMOS和PMOS对数像素的性能进行比较,已经使用0.7 / spl mu / m CMOS技术实现了VLSI原型。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号