首页> 外文会议> >A clock extraction circuit using passive components-free filter in standard digital process
【24h】

A clock extraction circuit using passive components-free filter in standard digital process

机译:在标准数字处理中使用无源无滤波器的时钟提取电路

获取原文

摘要

The necessity of passive components in analog circuit design such as Clock Recovery Circuits (CRC) or Phase Locked Loops (PLL) has been a main barrier to overcome especially when using a standard digital CMOS process. In addition to lack of support of high quality passives in digital CMOS, use of passive devices causes problems with area, thermal noise of resistance, process variation, mismatch of capacitances, and inability to scalable designs. Consequently current high speed clock recovery circuits are implemented mostly in bipolar technology or other passive friendly technology. However, these technologies are not well-suited to the higher levels of integration needed for "systems on a chip". Also, current technology emphasis is shifting from increasing the operation speed of components to reducing their size, power consumption, and cost to eliminating the need for adjustment and trimming. These goals can be achieved by using fully passive component-free monolithic CMOS circuits. In this paper, we present a method for implementing a passive component filter which can be used in clock recovery circuit or PLLs.
机译:模拟电路设计中无源组件的必要性,例如时钟恢复电路(CRC)或锁相环(PLL),已经成为要克服的主要障碍,尤其是在使用标准数字CMOS工艺时。除了在数字CMOS中缺乏对高质量无源器件的支持之外,无源器件的使用还会引起面积,电阻的热噪声,工艺变化,电容失配以及无法进行可扩展设计的问题。因此,当前的高速时钟恢复电路主要以双极技术或其他无源友好技术来实现。但是,这些技术不适用于“片上系统”所需的更高级别的集成。同样,当前的技术重点正在从提高组件的运行速度转变为减小其尺寸,功耗和成本,从而消除了对调整和微调的需求。这些目标可以通过使用完全无源的无组件单片CMOS电路来实现。在本文中,我们提出了一种用于实现无源组件滤波器的方法,该方法可用于时钟恢复电路或PLL中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号