首页> 外文会议> >A low-power VLSI design methodology for high bit-rate data communications over UTP channel
【24h】

A low-power VLSI design methodology for high bit-rate data communications over UTP channel

机译:用于通过UTP通道进行高比特率数据通信的低功耗VLSI设计方法

获取原文

摘要

Presented in this paper is a systematic methodology to design low-power integrated transceivers for broadband data communications over unshielded twisted-pair (UTP) channels. The design methodology is based upon two algorithmic low-power techniques referred to as Hilbert transformation and strength reduction and a high-speed pipelining technique referred to as relaxed look-ahead transformation. Finite-precision requirements and power savings are presented. The application of these techniques to design low- and high-speed 155.52 Mb/s ATM-LAN and 51.84 VDSL transceivers is illustrated.
机译:本文介绍了一种系统化的方法,可以设计低功率集成收发器,以通过非屏蔽双绞线(UTP)通道进行宽带数据通信。该设计方法基于两种称为Hilbert变换和强度降低的算法低功耗技术,以及一种称为宽松前瞻性变换的高速流水线技术。提出了有限精度要求和节电措施。说明了这些技术在设计低速和高速155.52 Mb / s ATM-LAN和51.84 VDSL收发器中的应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号