首页> 外文会议> >A /spl plusmn/1.5 V CMOS four-quadrant analogue multiplier using 3 GHz analogue squaring circuits
【24h】

A /spl plusmn/1.5 V CMOS four-quadrant analogue multiplier using 3 GHz analogue squaring circuits

机译:使用3 GHz模拟平方电路的/ spl plusmn / 1.5 V CMOS四象限模拟乘法器

获取原文

摘要

A CMOS four-quadrant analog multiplier using the MOS transistors operated in triode region is proposed. The multiplier is basically constructed by voltage substractors for two differential inputs, and two 3 GHz analog squarers for multiplication. Simulation results are given to verify the theoretical analysis. The multiplier has a nonlinearity error less than 1% over /spl plusmn/1.5 V input range. The circuit provides a -3 dB bandwidth higher than 1.2 GHz and exhibits a THD lower than 4% with a 1.5 V peak-to-peak input voltage, which dissipating 249 /spl mu/W. The second-order effects including mismatch effects are discussed. The proposed circuit will be useful in analog RF signal-processing applications.
机译:提出了一种使用在三极管区域工作的MOS晶体管的CMOS四象限模拟乘法器。乘法器基本上由用于两个差分输入的电压减法器和用于乘法的两个3 GHz模拟平方器构成。仿真结果验证了理论分析的正确性。在/ spl plusmn / 1.5 V输入范围内,乘法器的非线性误差小于1%。该电路提供高于1.2 GHz的-3 dB带宽,并具有1.5V峰峰值输入电压的THD低于4%,耗散249 / spl mu / W。讨论了包括不匹配效应在内的二阶效应。拟议的电路将在模拟RF信号处理应用中很有用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号