首页> 外文会议> >Design of a high speed 12-bit subranging A/D converter
【24h】

Design of a high speed 12-bit subranging A/D converter

机译:高速12位细分A / D转换器的设计

获取原文

摘要

A high-speed 12-bit subranging analog-to-digital converter (ADC) is presented in the paper. Adapted in the circuit is a 3-stage subranging architecture of "3-bit+3-bit+8-bit", in which the 8-bit ADC is a folding and interpolating ADC, and the error correction is accomplished by analog correction and digital encoding. For fabrication techniques, the 2 /spl mu/m design rule, polysilicon-gate BiCMOS process, laser trimmed SiCr thin film resistor network and double metal routing are employed. SPICE simulation shows a 3 MHz sampling rate has been achieved at /spl plusmn/5 V power supply.
机译:本文介绍了一种高速12位子范围的模数转换器(ADC)。电路中采用了“ 3位+ 3位+ 8位”的3级细分架构,其中8位ADC是折叠和内插ADC,误差校正通过模拟校正和数字编码。对于制造技术,采用2 / spl mu / m设计规则,多晶硅栅BiCMOS工艺,激光修整的SiCr薄膜电阻器网络和双金属布线。 SPICE仿真显示,在/ spl plusmn / 5 V电源下已达到3 MHz的采样率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号