首页> 外文会议> >A fast compact addition architecture for low power microprocessors and DSP chips
【24h】

A fast compact addition architecture for low power microprocessors and DSP chips

机译:快速紧凑的附加架构,适用于低功耗微处理器和DSP芯片

获取原文

摘要

An addition scheme is presented which has comparable performance to carry-lookahead for the bit precisions required by most microprocessors and DSP chips. The proposed architecture results in adders with regular layout structures, low interconnect complexities, and which occupy little area. Several adders of varying architectures and logic styles were built for comparison with our scheme. Designed with a 3.3 V, 0.5 /spl mu/m process, at 16-64 bit precisions, our architecture resulted in the lowest energy addition circuits.
机译:提出了一种附加方案,该方案具有与大多数微处理器和DSP芯片所需的位精度相媲美的超前性能。所提出的体系结构导致加法器具有规则的布局结构,较低的互连复杂度并且仅占很小的面积。构建了几种不同的体系结构和逻辑样式的加法器,以与我们的方案进行比较。我们的架构采用3.3 V,0.5 / splμm/ m的工艺进行设计,精度为16-64位,从而使能量添加电路最少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号