首页> 外文会议> >An escape routing framework for dense boards with high-speed design constraints
【24h】

An escape routing framework for dense boards with high-speed design constraints

机译:具有高速设计约束的密集板的逃生布线框架

获取原文

摘要

Shrinking transistor sizes, increasing circuit complexities, and high clock frequencies bring new board routing challenges that cannot be handled effectively by traditional routing algorithms. Many high-end designs in the industry today require manual routing efforts, which increases the design cycle times considerably. In this paper, we propose an escape routing algorithm to route nets within multiple dense components simultaneously so that the number of crossings in the intermediate area is minimized. We also show how to handle high-speed design constraints within the framework of this algorithm. Experimental comparisons with a recently proposed algorithm (Ozdal and Wong, 2004) show that our algorithm reduces the via requirements of industrial test cases on average by 39%.
机译:晶体管尺寸的缩小,电路复杂性的提高以及高时钟频率带来了新的电路板布线挑战,而传统的布线算法无法有效应对这些挑战。当今行业中的许多高端设计都需要人工布线,这大大增加了设计周期。在本文中,我们提出了一种逃生路由算法,用于同时在多个密集组件内路由网络,以使中间区域的交叉次数最少。我们还将展示如何在此算法的框架内处理高速设计约束。与最近提出的算法的实验比较(Ozdal和Wong,2004)表明,我们的算法平均将工业测试用例的过孔需求降低了39%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号