首页> 外文会议> >Reconfigurable discrete wavelet transform architecture for advanced multimedia systems
【24h】

Reconfigurable discrete wavelet transform architecture for advanced multimedia systems

机译:用于高级多媒体系统的可重构离散小波变换架构

获取原文

摘要

A novel reconfigurable discrete wavelet transform architecture is proposed to meet the diverse computing requirements of advanced multimedia systems. The proposed architecture mainly consists of a reconfigurable processing element array and a reconfigurable address generator, featuring a dynamically reconfigurable capability where the wavelet filter kernels and wavelet decomposition structures can be reconfigured at run-time with little overhead. The lifting-based reconfigurable processing element array possesses better computational efficiency than a convolution-based architecture, and a systematic design method is provided to generate the hardware configurations of different wavelet filter kernels for it. The reconfigurable address generator handles flexible address generation for data I/O access in different wavelet decomposition structures. A prototyping chip has been fabricated by the TSMC 0.35 /spl mu/m 1P4M CMOS process, and, at 50 MHz, it can achieve at most 100 Mpixel/sec transform throughput, proving it to be a universal and extremely flexible computing engine for advanced multimedia systems.
机译:提出了一种新颖的可重构离散小波变换架构,以满足高级多媒体系统的各种计算需求。所提出的体系结构主要由可重配置的处理单元阵列和可重配置的地址生成器组成,具有动态可重配置的功能,其中小波滤波器内核和小波分解结构可以在运行时以很少的开销进行重配置。与基于卷积的架构相比,基于提升的可重构处理元件阵列具有更好的计算效率,并且提供了一种系统的设计方法来为其生成不同的小波滤波器内核。可重新配置的地址生成器处理灵活的地址生成,以便在不同的小波分解结构中进行数据I / O访问。原型芯片是通过TSMC 0.35 / spl mu / m 1P4M CMOS工艺制造的,在50 MHz时,它可以实现最高100 Mpixel / sec的转换吞吐量,证明它是通用的,极其灵活的计算引擎,可用于高级多媒体系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号