首页> 外文会议> >Tradeoffs in power-efficient issue queue design
【24h】

Tradeoffs in power-efficient issue queue design

机译:节能问题队列设计中的权衡

获取原文

摘要

A major consumer of microprocessor power is the issue queue. Several microprocessors, including the Alpha 21264 and POWER4/spl trade/, use a compacting latch-based issue queue design which has the advantage of simplicity of design and verification. The disadvantage of this structure, however, is its high power dissipation. In this paper, we explore different issue queue power optimization techniques that vary not only in their performance and power characteristics, but in how much they deviate from the baseline implementation. By developing and comparing techniques that build incrementally on the baseline design, as well as those that achieve higher power savings through a more significant redesign effort, we quantify the extra benefit the higher design cost techniques provide over their more straightforward counterparts.
机译:微处理器功耗的主要消耗者是发布队列。包括Alpha 21264和POWER4 / spl trade /在内的几种微处理器都使用了基于压缩的基于闩锁的发布队列设计,该设计具有简化设计和验证的优势。但是,这种结构的缺点是功耗高。在本文中,我们探索了不同的问题队列功率优化技术,这些技术不仅在性能和功率特性上有差异,而且在偏离基线实现方面也有很大差异。通过开发和比较以基线设计为基础的技术,以及通过更大量的重新设计工作而节省更多功率的技术,我们可以量化出设计成本更高的技术相对于其更直接的同类技术所提供的额外收益。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号