首页> 外文会议> >A combined 16-bit binary and dual Galois field multiplier
【24h】

A combined 16-bit binary and dual Galois field multiplier

机译:组合的16位二进制和双重Galois字段乘法器

获取原文

摘要

Galois field arithmetic is commonly used in Reed-Solomon encoding and decoding. This paper presents the design of a combined 16-bit binary and dual Galois field (GF) multiplier. This multiplier is capable of performing either a 16-bit two's complement or unsigned multiplication, or two independent 8-bit GF(2/sup 8/) multiplications in SIMD fashion. The combined multiplier is designed by modifying a conventional binary tree multiplier. It uses a novel wiring methodology to provide two simultaneous GF(2/sup 8/) multiplies with a minor impact on area and delay. Two alternatives for the multiplier design are presented. Area and delay estimates indicate that compared to a conventional binary tree multiplier, the combined multiplier has roughly 6% more delay and 23% more area.
机译:Galois场算术通常用于Reed-Solomon编码和解码。本文介绍了组合的16位二进制和双重Galois字段(GF)乘法器的设计。该乘法器能够以SIMD方式执行16位二进制补码或无符号乘法,或两个独立的8位GF(2 / sup 8 /)乘法。通过修改常规的二叉树乘法器来设计组合乘法器。它使用一种新颖的布线方法来提供两个同时的GF(2 / sup 8 /)乘积,对面积和延迟的影响很小。提出了乘法器设计的两种选择。面积和延迟估计表明,与传统的二叉树乘法器相比,组合乘法器的延迟增加了大约6%,面积增加了23%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号