首页> 外文会议> >Evaluation and implementation of advanced electronic packaging techniques for reliable, cost-effective miniaturized space electronics
【24h】

Evaluation and implementation of advanced electronic packaging techniques for reliable, cost-effective miniaturized space electronics

机译:评估和实施先进的电子封装技术,以实现可靠,经济高效的小型空间电子设备

获取原文

摘要

Implementing advanced electronic packaging schemes in space electronics design is a desirable, cost-effective way to leverage existing technologies derived from consumer electronics. Demands for faster, better, lighter, and cheaper products have led to many innovative designs in commercial electronics. However, directly using commercially available packaging techniques in space electronics could be extremely risky without careful reliability study and assessment. With many years of experience in developing high-reliability electronics, the Space Department of the Johns Hopkins University Applied Physics Laboratory (JHU/APL) started the process of evaluating, qualifying, and developing commercial advanced packaging techniques for space application with chip-onboard (COB) technology. With our in-house fabrication and coating process, we can improve existing commercial COB technology to survive and function through the entire space mission. We have focused investigations on advanced interconnect methods such as flip-chip technology and high-density printed wiring board implemented with blind and buried microvias.
机译:在空间电子设计中实施先进的电子封装方案是一种理想的,具有成本效益的方式,可以利用源自消费电子产品的现有技术。对更快,更好,更轻和更便宜的产品的需求导致了商业电子领域的许多创新设计。但是,如果不进行仔细的可靠性研究和评估,直接在太空电子产品中使用商业上可用的封装技术可能会带来极大的风险。凭借在开发高可靠性电子产品方面的多年经验,约翰·霍普金斯大学应用物理实验室(JHU / APL)的太空系开始了评估,鉴定和开发商业先进封装技术的过程,这些先进封装技术适用于带有板载芯片的太空应用( COB)技术。通过我们的内部制造和涂层工艺,我们可以改善现有的商业COB技术,使其在整个太空任务中得以生存和发挥作用。我们集中研究了先进的互连方法,例如倒装芯片技术和通过盲孔和掩埋微孔实现的高密度印刷线路板。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号