首页> 外文会议> >An efficient and optimized FPGA Feedback M-PSK Symbol Timing Recovery Architecture based on the Gardner Timing Error Detector
【24h】

An efficient and optimized FPGA Feedback M-PSK Symbol Timing Recovery Architecture based on the Gardner Timing Error Detector

机译:基于Gardner时序误差检测器的高效,优化的FPGA反馈M-PSK符号时序恢复架构

获取原文

摘要

This paper presents an efficient and optimized FPGA implementation of a complete digital Symbol Timing Recovery (STR) architecture based on a Digital PLL loop structure. Matlab modelling first and a complete hardware communication system test after, reveal that the implemented STR circuit offers the best performances compared with the other implemented works present in literature. When implemented on an Xilinx Virtex-2P XC2VP7 FF672 FPGA chip the proposed STR circuit occupies just 138 slices, uses 2 embedded multipliers and reaches a clock frequency of 106 MHz; a symbol rate of 10 Msymbol/sec can be reached when 10 samples per symbol are employed. The obtained results are promising for its use in Software Defined Radio System applications..
机译:本文介绍了一种基于数字PLL环路结构的完整数字符号定时恢复(STR)架构的高效,优化的FPGA实现。首先进行Matlab建模,然后进行完整的硬件通信系统测试,结果表明,与文献中存在的其他实现的工作相比,实现的STR电路提供了最佳性能。当在Xilinx Virtex-2P XC2VP7 FF672 FPGA芯片上实现时,所建议的STR电路仅占138片,使用2个嵌入式乘法器,时钟频率达到106 MHz。当每个符号使用10个样本时,符号速率可以达到10 Msymbol / sec。所获得的结果有望用于软件定义的无线电系统应用中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号