首页> 外文会议> >Single-chip multiprocessor integrating quadruple 8-Way VLIW processors with interface timing analysis considering power supply noise
【24h】

Single-chip multiprocessor integrating quadruple 8-Way VLIW processors with interface timing analysis considering power supply noise

机译:集成了四路8路VLIW处理器的单芯片多处理器,具有考虑电源噪声的接口时序分析

获取原文

摘要

This paper introduces a 51.2Gops, 1.0GB/s-DMA single-chip multiprocessor integrating quadruple cores and proposes a power integrity analysis. Our multiprocessor is designed to decode MP@HL streams without any dedicated circuits. To achieve such high performance, data throughput as well as processing capability is important, requiring a large number of high speed I/Os. However, this makes for a high level of power supply noise. We then applied an interface timing margin analysis tool that took power supply noise into account, and succeeded in putting reasonable restrictions on LSI design, as well as that for the printed circuit board. As a result, we succeeded in operating the processor at 533MHz with the 2ch 64bit main memory IF at 266MHz and 64bit system bus at 178MHz.
机译:本文介绍了一个51.2Gops,1.0GB / S-DMA单芯片多处理器集成了四元核心,提出了电力完整性分析。我们的多处理器旨在解码MP @ HL流,而无需任何专用电路。为了实现如此高的性能,数据吞吐量以及处理能力很重要,需要大量的高速I / O.然而,这使得高水平的电源噪声。然后,我们应用了一个接口时序边缘分析工具,以考虑电源噪声,并成功地对LSI设计以及印刷电路板的合理限制。因此,如果在178MHz的266MHz和64位系统总线上,我们成功地运行了533MHz的处理器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号