首页> 外文会议> >Power monitors: a framework for system-level power estimation using heterogeneous power models
【24h】

Power monitors: a framework for system-level power estimation using heterogeneous power models

机译:功率监控器:使用异构功率模型进行系统级功率估计的框架

获取原文

摘要

Power analysis early in the design cycle is critical for the design of low power systems. With the move to system-level specifications and design methodologies, there has been significant research interest in system-level power estimation. However, as demonstrated in this paper, the addition of power estimation capabilities to system-level simulation tools can significantly degrade simulation efficiency (up to 8.5/spl times/), limiting the use of power estimation during long simulation rum, and the ability to perform extensive design space exploration. Some power modeling techniques for system components provide "local" tradeoffs between power estimation accuracy and computational cost This work addresses a complementary problem - the optimized integration and usage of heterogeneous component power models within a system-level simulation framework. We view system-level power estimation as a global deployment of computational effort (the effort required to perform power estimation) over space (the different components) and time (the duration of the simulation). We illustrate the advantages of optimizing the allocation of power estimation effort based on run-time variations of component-level, as well as system-level power consumption characteristics. To achieve this, we have developed a novel power estimation framework, based on a network of power monitors. Power monitors observe component- and system-level execution and power statistics at run time, based on which they (I) select between multiple alternative power models for each component, and/or (II) configure the component power models, to best negotiate the trade-off between efficiency and accuracy. In effect, the power monitor network performs a coordinated, adaptive, spatio-temporal allocation of computational effort for power estimation. Experiments conducted on a commercial system-level simulation framework and system-on-chip platform demonstrate that the proposed techniques yield large reductions in power estimation overhead (nearly an order of magnitude), while minimally impacting power estimation accuracy.
机译:设计周期早期的功耗分析对于低功耗系统的设计至关重要。随着向系统级规范和设计方法的转变,对系统级功率估计产生了重大的研究兴趣。但是,如本文所述,向系统级仿真工具添加功耗估算功能会大大降低仿真效率(最高8.5 / spl次/),从而限制了在较长的仿真朗姆酒中使用功耗估算的能力以及进行广泛的设计空间探索。一些用于系统组件的功率建模技术在功率估计精度和计算成本之间提供了“局部”权衡。这项工作解决了一个补充问题-系统级仿真框架中异构组件功率模型的优化集成和使用。我们将系统级功耗估计视为在空间(不同组件)和时间(模拟持续时间)上的计算工作量(执行功率估计所需的工作量)的全局部署。我们说明了基于组件级别的运行时变化以及系统级别的功耗特性优化功耗估算工作量分配的优势。为了实现这一目标,我们基于电源监控器网络开发了一种新颖的电源估算框架。电源监控器会在运行时观察组件级和系统级的执行情况以及电源统计信息,基于这些信息,它们(I)为每个组件选择多个备用电源模型,和/或(II)配置组件电源模型,以最好地协商在效率和准确性之间进行权衡。实际上,功率监控器网络对功率估算进行计算工作的协调,自适应,时空分配。在商用系统级仿真框架和片上系统平台上进行的实验表明,所提出的技术可大幅降低功耗估算的开销(接近一个数量级),同时对功耗估算的准确性影响最小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号