首页> 外文会议> >Heterogeneous built-in resiliency of application specific programmable processors
【24h】

Heterogeneous built-in resiliency of application specific programmable processors

机译:专用可编程处理器的异构内置弹性

获取原文

摘要

Using the flexibility provided by multiple functionalities we have developed a new approach for permanent fault-tolerance: Heterogeneous Built-In-Resiliency (HBIR). HBIR processor synthesis imposes several unique tasks on the synthesis process: (i) latency determination targeting k-unit fault-tolerance, (ii) application-to-faulty-unit matching and (iii) HBIR scheduling and assignment algorithms. We address each of them and demonstrate the effectiveness of the overall approach, the synthesis algorithms, and software implementations on a number of designs.
机译:利用多种功能提供的灵活性,我们开发了一种永久容错的新方法:异构内置弹性(HBIR)。 HBIR处理器综合在综合过程中强加了几个独特的任务:(i)以k单位容错为目标的等待时间确定;(ii)应用到故障单位的匹配;以及(iii)HBIR调度和分配算法。我们将针对每个问题进行论证,并论证总体方法,综合算法和软件在多种设计上的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号