首页> 外文会议> >3D-Flow with less than 100 K gates versus processors with millions of transistors for DAQ and Level-1 trigger
【24h】

3D-Flow with less than 100 K gates versus processors with millions of transistors for DAQ and Level-1 trigger

机译:具有不到10万门的3D流与具有数百万个用于DAQ和Level-1触发的晶体管的处理器相比

获取原文

摘要

The advent of powerful microprocessors that surpass our number-crunching requirements has not relieved the need of HEP experimenters to design and build ASICs for front-end and triggering applications, because a simpler and specialized circuit is still required. One such circuit is the 3D-Flow processor which is almost equivalent in number of gates to the "glue" logic alone required in a powerful microprocessor system. Better described as an architecture rather than merely an ASIC, the 3D-Flow allows the user to build a programmable Level-1 trigger, and it is also suitable to be used in data acquisition (DAQ), data movement, pattern recognition, data coding and reduction. Test vectors, including several Level-1 trigger and DAQ algorithms, have been generated for the 3D-Flow ASIC. Pattern recognition algorithms for
机译:功能强大的微处理器的出现超越了我们对数字运算的要求,但由于仍需要更简单,专用的电路,因此HEP实验人员无需为前端和触发应用设计和构建ASIC。一种这样的电路是3D-Flow处理器,其门数几乎等同于功能强大的微处理器系统中仅需的“胶合”逻辑。 3D-Flow可以更好地描述为一种架构,而不仅仅是ASIC,它允许用户构建可编程的Level-1触发器,它也适用于数据采集(DAQ),数据移动,模式识别,数据编码和减少。已经为3D-Flow ASIC生成了包括几种Level-1触发和DAQ算法在内的测试向量。模式识别算法

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号