首页> 外文会议> >Automatic test chip and test program generation: an approach to parametric test computer-aided design
【24h】

Automatic test chip and test program generation: an approach to parametric test computer-aided design

机译:自动测试芯片和测试程序生成:参数测试计算机辅助设计的一种方法

获取原文

摘要

For each new CMOS technology, the design of the associated test chip and test program requires much effort. To reduce this design cycle the authors have developed an integrated test chip and test program generation system, which generates automatically and concurrently all the tools necessary for parametric data acquisition, and optimizes the test structure design according to the foreseen electrical characteristics. The authors have defined standard design rules that are independent of any technology using the method of the mnemonics. The goal was to speed up the generation of a test chip, allowing the development and stabilization of double-metal double-polysilicon CMOS technologies. A test chip layout generator, MODULE, and a test program generator, PARAM, were developed. With both these generators it is possible, for a given CMOS technology described by its design and electrical rule packages, to generate automatically and concurrently the test structures, modules, and programs necessary for parametric data acquisition.
机译:对于每个新的CMOS技术,相关测试芯片和测试程序的设计需要很多努力。为了减少这种设计周期,作者已经开发了一个集成的测试芯片和测试程序生成系统,它自动和同时生成参数数据采集所需的所有工具,并根据预见的电气特性优化测试结构设计。作者已经确定了使用助记符方法的任何技术的标准设计规则。目标是加快测试芯片的产生,从而允许双金属双层多晶硅CMOS技术的开发和稳定。开发了一个测试芯片布局发生器,模块和测试程序发生器,参数。对于这些发电机,对于由其设计和电气规则包描述的给定CMOS技术,可以自动和同时生成参数数据采集所需的测试结构,模块和程序。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号