首页> 外文会议>ISCAS 2012;IEEE International Symposium on Circuits and Systems >High-performance 0.6V VMIN 55nm 1.0Mb 6T SRAM with adaptive BL bleeder
【24h】

High-performance 0.6V VMIN 55nm 1.0Mb 6T SRAM with adaptive BL bleeder

机译:具有自适应BL泄放的高性能0.6V VMIN 55nm 1.0Mb 6T SRAM

获取原文

摘要

This paper presents a 1.0Mb high-performance 0.6V VMIN 6T SRAM design implemented in UMC 55nm Standard Performance (SP) CMOS technology. This design utilizes an adaptive LBL bleeder technique to reduce Read disturb and Half-Select disturb of 6T cells while maintaining adequate sensing margin. A bleeder timing control circuit adaptively adjusts the LBL voltage level prior to Read/Write operation to facilitate wide operation voltage range. Hierarchical WL, hierarchical BL, and distributed replica timing control scheme are used to improve SRAM performance. Based on measurement results, the SRAM operates from 1.5V down to 0.6V. The maximum operating frequency is 1.517GHz@1.5V and 469MHz@0.7V.
机译:本文介绍了一种采用UMC 55nm标准性能(SP)CMOS技术实现的1.0Mb高性能0.6V VMIN 6T SRAM设计。该设计利用自适应LBL泄放器技术来减少6T单元的读取干扰和半选择干扰,同时保持足够的感测裕度。泄放时序控制电路在读/写操作之前自适应地调整LBL电压电平,以促进宽工作电压范围。分层WL,分层BL和分布式副本定时控制方案用于提高SRAM性能。根据测量结果,SRAM的工作电压范围为1.5V至0.6V。最大工作频率为1.517GHz@1.5V和469MHz@0.7V。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号