首页> 外文会议>International Workshop on Power-Aware Computer Systems(PACS 2004); 20041205; Portland,OR(US) >Bus Power Estimation and Power-Efficient Bus Arbitration for System-on-a-Chip Embedded Systems
【24h】

Bus Power Estimation and Power-Efficient Bus Arbitration for System-on-a-Chip Embedded Systems

机译:片上系统嵌入式系统的总线功率估计和高效总线仲裁

获取原文
获取原文并翻译 | 示例

摘要

In a system-on-a-chip embedded system, an external bus connects embedded processor cores, I/O peripherals, direct memory access (DMA) and off-chip memory. The power on the external bus makes up a significant portion of the overall power use in the system. In this paper, we will focus on the address and control bus power on the external bus. We have developed an external bus power model which monitors memory bus state transitions and models power-efficient bus arbitration schemes power. Our model allows us to consider performance/power trade-offs in managing off-chip memory accesses. We use an Analog Devices ADSP-BF533 multimedia system-on-a-chip embedded system as our target architecture to validate our model. By using more power-efficient external bus arbitration schemes, we find we can reduce overall power by as much as 18%.
机译:在片上系统嵌入式系统中,外部总线连接嵌入式处理器内核,I / O外设,直接存储器访问(DMA)和片外存储器。外部总线上的电源占系统总功耗的很大一部分。在本文中,我们将重点介绍外部总线上的地址和控制总线电源。我们已经开发了一个外部总线电源模型,该模型可监视存储器总线状态转换并为高能效总线仲裁方案的电源建模。我们的模型使我们能够在管理片外存储器访问时考虑性能/功耗的取舍。我们使用ADI公司的ADSP-BF533多媒体片上嵌入式系统作为我们的目标架构,以验证我们的模型。通过使用更省电的外部总线仲裁方案,我们发现可以将总功耗降低多达18%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号