【24h】

TIGER: A TIMING-DRIVEN GATE ARRAY AND STANDARD CELL LAYOUT SYSTEM

机译:老虎:定时驱动的门阵列和标准单元布局系统

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we present Tiger, a fist timing-driven layout system for gate array and standard cell design. It can complete whole layout process from placement to detailed routing. The timing issue is directly formulated and considered at every important stage of Tiger based on RC timing model. Several novel and efficient layout algorithms are used in Tiger. Experiments show that Tiger is much faster than TimberWolf 6.0. It guarantees the chip performance while achieving comparable chip area with TimberWolf.
机译:在本文中,我们介绍了Tiger,这是一种用于门阵列和标准单元设计的第一时序驱动布局系统。它可以完成从布局到详细布线的整个布局过程。在Tiger的每个重要阶段,都基于RC时序模型直接制定和考虑时序问题。 Tiger中使用了几种新颖且有效的布局算法。实验表明,Tiger比TimberWolf 6.0快得多。它保证了芯片性能,同时与TimberWolf达到了可比的芯片面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号