首页> 外文会议>International Conference on Industrial Engineering and Engineering Management vol.2; 20050423-25; Shenyang(CN) >CONSTRUCTING A METROLOGY SAMPLING FRAMEWORK FOR IN-LINE INSPECTION IN SEMICONDUCTOR FABRICATION
【24h】

CONSTRUCTING A METROLOGY SAMPLING FRAMEWORK FOR IN-LINE INSPECTION IN SEMICONDUCTOR FABRICATION

机译:构建用于半导体制造在线检测的计量抽样框架

获取原文
获取原文并翻译 | 示例

摘要

Due to shrinking IC device geometries and increasing interconnect layers, process complexity has been rapidly increasing that leads to higher manufacturing costs and longer cycle time. Thus, in-line metrology is set at various steps to inspect the wafer real time, which often causes lots of inspection costs and also increases cycle time. This study aims to develop a framework for in-line metrology sampling to determine the optimal sampling strategy in the light of different objectives to reduce extra cost and cycle time.
机译:由于缩小的IC器件几何尺寸和增加的互连层,工艺复杂性一直在迅速增加,从而导致更高的制造成本和更长的周期时间。因此,在各个步骤中设置在线计量以实时检查晶片,这通常会导致很多检查成本,并且还会增加周期时间。这项研究旨在为在线计量采样开发一个框架,以根据不同的目标确定最佳的采样策略,以减少额外的成本和周期时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号